Selects the delay from chip select 0 to a write access.
WAITWR | Write wait states. SRAM wait state time for write accesses after the first read: 0x0 - 0x1E = (n + 2) EMC_CCLK cycle write access time. The wait state time for write accesses after the first read is WAITWR (n + 2) x tEMC_CCLK. 0x1F = 33 EMC_CCLK cycle write access time (POR reset value). |
RESERVED | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. |